Posted by on June 25, 19103 at 15:14:20:
RESUME
Full Name Prakash Hindurao Patil
Address PL5B - 1/15, Sector 10,
Khanda Colony, New Panvel (W),
Navi Mumbai. Pin Code 410 206.
State: Maharashtra,INDIA.
Phone 0091-22-745 7267. (Fixed Line)
0091-22-32754844. (Cell phone)
E-mail patilph@yahoo.com
patilph@hotmail.com
patil_prakash@vsnl.net
Web Site http://hightech.4jobs.com/PRAKASHPATIL-LNK
EXPERIENCE SUMMARY
Over one & half years of experience in physical design of Integrated Circuit (IC).
Good skills and experience of deep submicron IO pad library design, verification, using SKILL scripts. Good communication skills. Over all eleven years of experience in electronic / computer industery.
Educational Qualification:
|------------------------------------------------------------------|
| Examination |Institute |Board/University|Year |%-age/| Remarks |
| | | | | Grade| |
--------------------------------------------------------------------
|M. Tech. |I. I. T. |Indian Institute|1998- | | |
|(MICROELEC |BOMBAY |of technology | 2000 | 6.82 | I |
|-TRONICS) | |Bombay | | | |
|------------------------------------------------------------------|
|A.D.C.S.S. |Cusrow Wadia|M.S.Board |1989- | | |
|A.A. |I.O.T. Pune | |1990 | | I |
|------------------------------------------------------------------|
|B.E. |T.K.I.E.T. |Shivaji | | | |
|(Electronics)|Warana |University |1988 |56.65 |Hi-Sec. |
| |kolhapur |Kolhapur | | | |
|------------------------------------------------------------------|
AREAS OF INTEREST:
ASIC Design.
VLSI Design.
VLSI Fabrication.
ASIC Verification & Testing.
COURSES AT M.Tech.:
VLSI Design.
VLSI Technology
Computer Aided Analysis and Design
System Hardware Design
Physical Electronics
Modern Electronic Design Techniques
MOS Devices
Special Semiconductor Devices
Microelectronic Lab.
SOFTWARE PROFICIENCY:
Platforms :HP-Unix, Linux, Windows-NT (ver 4.0)
Programming Languages. : C.
Projects
1) Study of Multi-layer Multi-chip Architecture.
(Carried out at I. I. T. Bombay during year 1998-2000)
Project consists of Design & development of IC interconnects of multi-layer multi-chip architectures. The Elmore delay model is widely used in optimizing the wire sizing area of an interconnect. The wire sizing algorithms such as Optimal Wire Sizing under Elmore Delay, Greedy Wire Sizing Algorithm under the Elmore Delay and Extended Wire Sizing Algorithm under the Elmore Delay considered for the design of an interconnects in the circuit of multi-layer multi-chip architectures. The optimal wire sizing solution satisfies a number of interesting properties such as seperability, monotone and dominance properties. These properties considered at time of design of an interconnects. These algorithms are implemented to get the fruitful results. The code is written in `C' language. The results received are the delay required for the signal from source node to the destination node (e.g. driver node to the sink node in the circuit). The time complexity is calculated. User-friendly software developed for complete analysis and design of the interconnects in the circuit.
FUNCTIONAL EXPERIENCE:
* Company Name:. Philips Semiconductors, The Netherlands.
* Designation: Standard Cell Design Engineeer.
* Period of service: March 2001 to Augest 2002.
* Area of experience:
Shrink CMOS18 IO pad library Design.
CAD Library Verification. CMOS12 Library verification. Verification of new cells,
merging of new cells to Standard cell library, clean up of library cells.
CMOS18 Shrink Library verification. Verification of new cells, merging of new cells to
Standard cell library, clean up of library cells etc.
Layout developments like level shifter etc.
* Software used: Cadence Backend Qualified Design flow for Philips.( QDF 3.1)
Skill scripts, Calibre Mentor Graphics tool.
* O.S. platform used: WinNT, HP-Unix.
* Team Size:4.
* Training Undergone:
Cadence Qualified Design flow for Philips.( QDF 3.1): Three & half day of
extensive training on complete front end & backend design flow.
SKILL language : SKILL language for Cadence design tool. Extensive five days of training.
**
* Company Name: Numero Mercantile Pvt. Ltd., Vashi, Navi Mumbai.
* Designation: Senior Customer Support Engineer.
* Period of service: Sept. 1997 to June 1998.
* Area of experience:
Design & development of Microprocessor based Systems.
Design & development of Microcontroller based Systems.
‘C’ programming, Assembly level language for 8085,8086,8051.
istallation and maintenance of LAN network. Assembly of computers.
* Software used: ‘C’ programming, Assembly level language for 8085,8086, 8051.
* O.S. platform used: win95, WinNT, Linux, SCO-Unix.
* Team size: 14
* *
* Company Name: Shakti Systems & Software, Navi Mumbai.
* Designation: Senior Hardware Engineer.
* Period of service: Sept. 1995 to Aug. 1997.
* Area of experience:
H/W & S/W development of micro controller (8051) based process control system.
Design and development of control cards for D.C. control motor.
Design and development of Microprocessor based process control Systems.
Assembly level language programming of 8086.
Involved in the development of customized software packages using ‘C’ Programming,
assembly language programming for 8051,8085,8086.
Installation & maintenance of LAN. Assembly of computers.
* Software used: ‘C’ programming. Assembly level language for 8051,8085,8086.
* O.S. platform used: Win95, Win NT, SCO-Unix.
* Team size: 8
* *
* Company Name: Core Computer Systems, Navi Mumbai.
* Designation: Senior Support Engineer.
* Period of service: March 1991 to Aug. 1995.
* Area of experience:
H/W & S/W development of microcontroller (8051) Based process control system.
Assembly level language programming of 8086.
Involved in the development of customized software packages using DbaseIII+, Fox pro.
Installation & maintenance of LAN. Assembly of computers.
* Software tools used: DbaseIII+, Fox pro, `C' programming & assembly level
* language for 8085,8086,8051.
* Team size: 8
* *
* Company Name: Anumeric Systems, Pune.
* Designation: Hardware Engineer.
* Period of service: Sept. 1988 to Feb. 1991
* Area of experience: Design & Development of
Digital Temperature Indicators, Controllers, Scanners.
Digital Liquid Level Indicators, Controllers, Scanners.
Digital flow meter Indicators, Controllers, and Scanners.
Also installation, commission and maintenance of
Microprocessor Based Temperature Indicators, Controllers, Scanners.
Microprocessor Based Liquid Level Indicators, Controllers, Scanners.
Microprocessor Based Flow (gas, liquid) Indicators, Controllers, Scanners.
Microcontroller Based Process control system.
* Software used: ‘C’ programming, Assembly level language programming
( 8085,8086,8051).
* Team size: 5
Personal Information.
Marital Status Married
Nationality Indian
Passport Id L-996080
Children One